Pulse-width modulation strategy for common mode voltage elimination in three-level neutral point clamped inverters with reduced common mode voltage spikes

Authors

  • Dang Khoa Pham Ho Chi Minh City University of Technology (HCMUT), Vietnam
  • Van Nho Nguyen Ho Chi Minh City University of Technology (HCMUT), Vietnam

Corressponding author's email:

khoapham989@gmail.com

Keywords:

Spikes, Common Mode Voltage, Deadtime, Pulse-Width Modulation (PWM), Neutral Point Clamped (NPC)

Abstract

This paper presents a pulse-width modulation strategy for common mode voltage elimination in the three-level neutral point clamped (NPC) inverter with reduced common mode voltage spikes. The strategy utilizes the three zero common mode voltage vectors in the space vector diagram and is implemented by using a carrier-based pulse-width modulation (PWM) technique. Based on the use of three zero common mode voltage vectors, the two PWM patterns can be derived, describing the base voltages and average active switching voltages of the three phases in one sampling period. The common mode voltage spikes are partly due to the deadtime which is mandatory in the real-world switching conditions to avoid shoot-through in the inverters. Hence, the impact of deadtime is analyzed in detail. By taking the deadtime effect into account, the proposed method is capable of reducing spikes in common mode voltage waveform. Simulation and experimental results verify the effectiveness of the strategy.

Downloads: 0

Download data is not yet available.

References

H.Kim, H.Lee, and S.Sul, A new PWM strategy for common mode voltage reduction in neutral-point-clamped inverter-fed AC motor drives, IEEE Trans. Ind. Application, vol.37, pp.1840-1845, Nov./Dec.2001.

Mohan M.Renge and Hiralal M. Suryawanshi, Three-Dimensional Space Vector Modulation to Reduce Common-Mode Voltage for Multilevel Inverter, IEEE Trans. On Industrial Electronics, 2010.

K. Ratnayake and Y. Murai, A novel PWM scheme to eliminate common-mode voltage in three-level voltage source inverter, Proc.IEEE PESC’98, 1998, pp.269-274.

Tam-Khanh Tu Nguyen, Nho-Van Nguyen, Nadipuram (Ram) R.Prasad, Eliminated Common-Mode Voltage Pulsewidth Modulation to Reduce Output Current Ripple for Multilevel Inverters, IEEE Transactions on Power Electronics, 2015.

Nho-Van Nguyen, Tam-Khanh Tu Nguyen, Hong-Lee Lee, A Reduced Switching Loss PWM Strategy to Eliminate Common Mode Voltage in Multilevel Inverters, IEEE Transactions on Power Electronics, 2014.

Xuning Zhang, Dushan Boroyevich, Rolando Burgos, Paolo Mattavelli, Fred Wang, Impact and compensation of deadtime on common mode voltage elimination modulation for neutral-point-clamped three-phase inverters, IEEE ECCE Asia Downunder, 2013.

Downloads

Published

28-09-2018

How to Cite

[1]
D. K. Pham and . V. N. Nguyen, “Pulse-width modulation strategy for common mode voltage elimination in three-level neutral point clamped inverters with reduced common mode voltage spikes”, JTE, vol. 13, no. 5, pp. 41–50, Sep. 2018.

Issue

Section

Research Article

Categories